# Computer Architecture

Dr. İlknur Dönmez

### Sequential Logic

#### Combinatorial Logic

- · So far we ignored the issue of time
- The inputs were just "there" fixed and unchanging
- The output was just a function of the input
  - Not of anything that happened "previously"
- · The output was computed "instantaneously"
- · This is sometimes called "Combinatorial Logic"

### Sequential Logic

#### Hello, Time

- · Use the same hardware over time
  - Inputs change and outputs should follow
  - E.g. For i = 1 ... 100: a[i]=b[i]+c[i]
- · Remember "State"
  - Memory
  - Counters
  - □ E.g. For i = 1 ... 100: sum = sum + i

· Deal with speed

### Sequential Logic



#### Combinatorial Logic vs. Sequential Logic

Combinatorial: out[t] = function(in[t])

• Sequential: out[t] = function(in[t-1])

| Time | 1    | 2    | 3    | 4    | ••• |
|------|------|------|------|------|-----|
| in   | a    | b    | c    | d    |     |
| out  | f(a) | f(b) | f(c) | f(d) |     |

#### Combinatorial Logic vs. Sequential Logic

• Combinatorial: out[t] = function(in[t])

• Sequential: out[t] = function(in[t-1])



#### Combinatorial Logic vs. Sequential Logic

- Combinatorial: out[t] = function(in[t])
- Sequential: state[t] = function(state[t-1])



#### Remembering State

- Missing ingredient: remember one bit of information from time t-1 so it can be used at time t.
- At the "end of time" *t-1*, such an ingredient can be at either of two states: "remembering 0" or "remembering 1".
- This ingredient remembers by "flipping" between these possible states.
- · Gates that can flip between two states are called Flip-Flops.



### Flip-Flop

- "Flip-flop" is the common name given to two-state devices which offer basic memory for sequential logic operations.
- Flip-flops are heavily used for digital data storage and transfer and are commonly used in banks called "registers" for the storage of binary numerical data.

# Flip-Flop

- Flip-flop are basic storage/memory elements.
- Flip-flop are essentially 1-bit storage devices.
- Types of flip-flops are:
  - 1. SR Flip-flop
  - 2. JK Flip-flop
  - 3. D Flip-flop
  - 4. T Flip-flop
- Application of flip-flop:
- 1. Counter 4. Logic controller
  - 2. Register
- 5. Frequency Divider
  - 3. Memory

# SR Flip-Flop



- The simplest binary storage device.
- SR Flip-flop have 2 inputs (SET & RESET) and 2 outputs (Q & Q').

NOTE: Q & Q' are compliments of each other

The SR flip flop is sometimes referred to as an SR latch. The Term latch refers to its use as a temporary memory storage device.

### Flip Flops- SR Flip flop (set reset)

• If S and R is 0, Qnext=Q; Q(t+1)=Q(t)



(a) Logic diagram

| QSR | Q(t+1)        |
|-----|---------------|
| 000 | 0             |
| 001 | 0             |
| 010 | 1             |
| 011 | indeterminate |
| 100 | 1             |
| 101 | 0             |
| 110 | 1             |
| 111 | indeterminate |

(b) Truth table

Clocked SR flip-flop

| S | R | Q | Q <sub>next</sub> | Q'next |
|---|---|---|-------------------|--------|
| 0 | 0 | 0 | 0                 | 1      |
| 0 | 0 | 1 | 1                 | 0      |
| 0 | 1 | X | 0                 | 1      |
| 1 | 0 | X | 1                 | 0      |
| 1 | 1 | X | X                 | X      |

### D-flip flop





- D flip-flop: single input D (data)
- D=HIGH a SET state
- D=LOW a RESET state
- Q follows D at the clock edge.
- D flip-flop formed by add NOT gate between SR input.



### Gated D- flip flop

- when the C input is 0, the Q output remanins same.
- The latch "closes", the Q output retains its last value and no longer change in response to D

- when the C input is 1, the Q output follows the D input.
- At this stage, the latch is said to be "open" and the path from D input to Q output is "transparent"



| C | D | Q | Qnext |
|---|---|---|-------|
| 0 | X | 0 | 0     |
| 0 | X | 1 | 1     |
| 1 | 0 | х | 0     |
| 1 | 1 | х | 1     |

Gated D latch can also be implemented using a multiplexer.





positive latch
D passes to Q when C=1

# Flip Flops



#### Sequential Logic Implementation



#### Remembering For Ever: 1-bit Register

 Goal: remember an input bit "forever": until requested to load a new value.



if load(t-1) then out(t)=in(t-1) else out(t)=out(t-1)





















If load is 1, it takes the input value; if load is 0 it save the previous

state..



# •MEMORY

#### Memory

#### Memory:

- Main memory: RAM, ...
- Secondary memory: disks, ...
- □ Volatile / non-volatile

#### RAM:

- □ Data
- □ Instructions

#### Perspective:

- Physical
- □ Logical



#### The most basic memory element: Register



- w (word width): 16-bit, 32-bit, 64-bit, ...
   (from now on we will talk about 16-bit registers, without loss of generality)
- Register's state: the value which is currently stored inside the register

#### Register / read logic



#### To read the Register:

probe out

#### Result:

out emits the Register's state

#### Register / write logic



#### To set Register = v

$$set in = v$$
$$set load = 1$$

#### Result:

- $\Box$  The Register's state becomes v
- From the next cycle onward,
   out emits v

#### RAM unit



#### RAM / Read Logic



#### RAM / Write Logic

